Atenção: Todas as denúncias são sigilosas e sua identidade será preservada.
Os campos nome e e-mail são de preenchimento opcional
Metadados | Descrição | Idioma |
---|---|---|
Autor(es): dc.contributor | Assef, Amauri Amorin | - |
Autor(es): dc.contributor | https://orcid.org/0000-0002-2001-5387 | - |
Autor(es): dc.contributor | http://lattes.cnpq.br/0720172921923496 | - |
Autor(es): dc.contributor | Cortez, Daniel Flores | - |
Autor(es): dc.contributor | https://orcid.org/0000-0002-1650-0988 | - |
Autor(es): dc.contributor | http://lattes.cnpq.br/5050752890498527 | - |
Autor(es): dc.contributor | Assef, Amauri Amorin | - |
Autor(es): dc.contributor | https://orcid.org/0000-0002-2001-5387 | - |
Autor(es): dc.contributor | http://lattes.cnpq.br/0720172921923496 | - |
Autor(es): dc.contributor | Gules, Roger | - |
Autor(es): dc.contributor | https://orcid.org/0000-0002-4037-9444 | - |
Autor(es): dc.contributor | http://lattes.cnpq.br/8115378687801645 | - |
Autor(es): dc.contributor | Lazzarin, Telles Brunelli | - |
Autor(es): dc.contributor | https://orcid.org/0000-0001-8598-8641 | - |
Autor(es): dc.contributor | http://lattes.cnpq.br/2513940350875541 | - |
Autor(es): dc.creator | Taschetto, Rodrigo Lacerda | - |
Data de aceite: dc.date.accessioned | 2022-02-21T21:31:47Z | - |
Data de disponibilização: dc.date.available | 2022-02-21T21:31:47Z | - |
Data de envio: dc.date.issued | 2020-10-21 | - |
Data de envio: dc.date.issued | 2020-10-21 | - |
Data de envio: dc.date.issued | 2020-08-18 | - |
Fonte completa do material: dc.identifier | http://repositorio.utfpr.edu.br/jspui/handle/1/5281 | - |
Fonte: dc.identifier.uri | http://educapes.capes.gov.br/handle/capes/654694 | - |
Descrição: dc.description | Multilevel inverters have been widely used in power electronics as a viable and effective alternative to conventional two-level converters in high-voltage system applications. Among the advantages of these topologies, we highlight the reduction of effort on the switches, as well as the total harmonic distortion (THD), enabling the reduction of magnetic components. This work had the purpose of implementing and evaluating a space vector pulse width modulation (SVPWM) technique for a three-phase neutral-point diode-clamped (NPC) multilevel inverter controlled by FPGA. The proposed system consists of an Intel FPGA kit using the MAX 10 family connected to a prototype board developed with the NPC inverter. This board was designed with a diode full-bridge rectifier, capacitive voltage divider of the direct current bus, gate drivers for the safe operation of the 12 MOSFET switches and 6 clamp diodes, in addition to the input, output and power connectors. The command strategy is based on the transformation of the three-phase system into coordinates by the Clarke transform, calculation of the switching times of the vectors of each group of subsectors and definition of the activation times of the switches of each arm of the inverter. For this purpose, three reference sine waves with frequency of 60 Hz phase lag of 120° and a triangular carrier with a switching frequency of 2520 Hz were used. After simulating and validating the SVPWM algorithm to control the NPC topology with the Power Simtech software (PSIM), the synthesis and simulation of hardware description codes in VHDL language were performed with the softwares Quartus Prime and ModelSim Altera, respectively. The transformation strategy in orthogonal coordinates with sectors and sub-sectors of operation proved to be efficient, allowing spatial simplifications that reduced both the computational cost and hardware resources of the FPGA. The simulated and experimental results are presented for the amplitude modulation indices of 1.15 (100%), 1.04 (90%), 0.92 (80%), 0.81 (70%) and 0.69 (60%) in empty and loaded conditions for a total output power of approximately 1000 W. Additionally, experimental comparisons of the THD of the 5-level line voltage generated by the sinusoidal PWM (SPWM) and SVPWM are shown. Considering the maximum modulation index, the THDs obtained in the experimental tests without load for the SPWM and SVPWM techniques, were 35.31% and 29.94%, respectively, and with load, 37.72% and 28.44%, respectively. The qualitative analyzes of the phase and line waveforms generated by the proposed system, and the quantitative ones of THD evaluations, corroborate the perfect functioning of the implemented algorithms and prototype, showing that the presented methodology can be explored in teaching and research activities at undergraduate and graduate levels. | - |
Descrição: dc.description | Multilevel inverters have been widely used in power electronics as a viable and effective alternative to conventional two-level converters in high-voltage system applications. Among the advantages of these topologies, we highlight the reduction of effort on the switches, as well as the total harmonic distortion (THD), enabling the reduction of magnetic components. This work had the purpose of implementing and evaluating a space vector pulse width modulation (SVPWM) technique for a three-phase neutral-point diode-clamped (NPC) multilevel inverter controlled by FPGA. The proposed system consists of an Intel FPGA kit using the MAX 10 family connected to a prototype board developed with the NPC inverter. This board was designed with a diode full-bridge rectifier, capacitive voltage divider of the direct current bus, gate drivers for the safe operation of the 12 MOSFET switches and 6 clamp diodes, in addition to the input, output and power connectors. The command strategy is based on the transformation of the three-phase system into coordinates by the Clarke transform, calculation of the switching times of the vectors of each group of subsectors and definition of the activation times of the switches of each arm of the inverter. For this purpose, three reference sine waves with frequency of 60 Hz phase lag of 120° and a triangular carrier with a switching frequency of 2520 Hz were used. After simulating and validating the SVPWM algorithm to control the NPC topology with the Power Simtech software (PSIM), the synthesis and simulation of hardware description codes in VHDL language were performed with the softwares Quartus Prime and ModelSim Altera, respectively. The transformation strategy in orthogonal coordinates with sectors and sub-sectors of operation proved to be efficient, allowing spatial simplifications that reduced both the computational cost and hardware resources of the FPGA. The simulated and experimental results are presented for the amplitude modulation indices of 1.15 (100%), 1.04 (90%), 0.92 (80%), 0.81 (70%) and 0.69 (60%) in empty and loaded conditions for a total output power of approximately 1000 W. Additionally, experimental comparisons of the THD of the 5-level line voltage generated by the sinusoidal PWM (SPWM) and SVPWM are shown. Considering the maximum modulation index, the THDs obtained in the experimental tests without load for the SPWM and SVPWM techniques, were 35.31% and 29.94%, respectively, and with load, 37.72% and 28.44%, respectively. The qualitative analyzes of the phase and line waveforms generated by the proposed system, and the quantitative ones of THD evaluations, corroborate the perfect functioning of the implemented algorithms and prototype, showing that the presented methodology can be explored in teaching and research activities at undergraduate and graduate levels. | - |
Formato: dc.format | application/pdf | - |
Idioma: dc.language | pt_BR | - |
Publicador: dc.publisher | Universidade Tecnológica Federal do Paraná | - |
Publicador: dc.publisher | Curitiba | - |
Publicador: dc.publisher | Brasil | - |
Publicador: dc.publisher | Programa de Pós-Graduação em Sistemas de Energia | - |
Publicador: dc.publisher | UTFPR | - |
Direitos: dc.rights | openAccess | - |
Palavras-chave: dc.subject | Inversores elétricos | - |
Palavras-chave: dc.subject | Conversores de corrente elétrica | - |
Palavras-chave: dc.subject | Harmônicos (Ondas elétricas) | - |
Palavras-chave: dc.subject | Correntes alternadas trifásicas | - |
Palavras-chave: dc.subject | Modulação de duração de pulso | - |
Palavras-chave: dc.subject | Arranjos de lógica programável em campo | - |
Palavras-chave: dc.subject | Sistemas de controle digital | - |
Palavras-chave: dc.subject | Eletrônica de potência | - |
Palavras-chave: dc.subject | Métodos de simulação | - |
Palavras-chave: dc.subject | Electric inverters | - |
Palavras-chave: dc.subject | Electric current converters | - |
Palavras-chave: dc.subject | Harmonics (Electric waves) | - |
Palavras-chave: dc.subject | Three-phase alternating electric currents | - |
Palavras-chave: dc.subject | Pulse-duration modulation | - |
Palavras-chave: dc.subject | Field programmable gate arrays | - |
Palavras-chave: dc.subject | Digital control systems | - |
Palavras-chave: dc.subject | Power electronics | - |
Palavras-chave: dc.subject | Simulation methods | - |
Palavras-chave: dc.subject | CNPQ::ENGENHARIAS::ENGENHARIA ELETRICA::MEDIDAS ELETRICAS, MAGNETICAS E ELETRONICAS INSTRUMENTACAO | - |
Palavras-chave: dc.subject | CNPQ::ENGENHARIAS::ENGENHARIA ELETRICA::ELETRONICA INDUSTRIAL, SISTEMAS E CONTROLES ELETRONICOS::AUTOMACAO ELETRONICA DE PROCESSOS ELETRICOS E INDUSTRIAIS | - |
Palavras-chave: dc.subject | Engenharia Elétrica | - |
Título: dc.title | Análise e desenvolvimento de modulação vetorial espacial em FPGA aplicado em inversor trifásico multinível NPC | - |
Título: dc.title | Analysis and development of space vector modulation in FPGA applied in NPC multi-phase inverter | - |
Tipo de arquivo: dc.type | livro digital | - |
Aparece nas coleções: | Repositorio Institucional da UTFPR - RIUT |
O Portal eduCAPES é oferecido ao usuário, condicionado à aceitação dos termos, condições e avisos contidos aqui e sem modificações. A CAPES poderá modificar o conteúdo ou formato deste site ou acabar com a sua operação ou suas ferramentas a seu critério único e sem aviso prévio. Ao acessar este portal, você, usuário pessoa física ou jurídica, se declara compreender e aceitar as condições aqui estabelecidas, da seguinte forma: