Bias and Temperature Stress Effects in IGZO TFTs and the Application of Step-Stress Testing to Increase Reliability Test Throughput

Registro completo de metadados
MetadadosDescriçãoIdioma
Autor(es): dc.contributorJames Watt School of Engineering-
Autor(es): dc.contributorSchool of Computer Science and Electronic Engineering-
Autor(es): dc.contributorUniversidade Estadual Paulista (UNESP)-
Autor(es): dc.contributorBangor College-
Autor(es): dc.contributorShandon Diagnostics Ltd-
Autor(es): dc.creatorMohammadian, Navid-
Autor(es): dc.creatorKumar, Dinesh-
Autor(es): dc.creatorFugikawa-Santos, Lucas-
Autor(es): dc.creatorLeonardo Nogueira, Gabriel-
Autor(es): dc.creatorZhang, Shouzhou-
Autor(es): dc.creatorAlves, Neri-
Autor(es): dc.creatorBallantine, David-
Autor(es): dc.creatorKettle, Jeff-
Data de aceite: dc.date.accessioned2025-08-21T21:51:08Z-
Data de disponibilização: dc.date.available2025-08-21T21:51:08Z-
Data de envio: dc.date.issued2025-04-29-
Data de envio: dc.date.issued2023-12-31-
Fonte completa do material: dc.identifierhttp://dx.doi.org/10.1109/TED.2024.3462693-
Fonte completa do material: dc.identifierhttps://hdl.handle.net/11449/302146-
Fonte: dc.identifier.urihttp://educapes.capes.gov.br/handle/11449/302146-
Descrição: dc.descriptionIndium-gallium-zinc-oxide thin-film transistors (IGZO TFTs) are widely used in numerous applications including displays and are emerging as a promising alternative for flexible IC production due to their high transparency, superior field-effect mobility, and low-temperature processability. However, their stability under different voltage stresses remains a concern, primarily due to carrier trapping in the gate dielectric and point defect creation. This study involves the fabrication of IGZO TFTs and their subsequent bias stress testing in linear and saturation regions. The impact of a passivation layer on top of the active channel is investigated to mitigate bias stress susceptibility. The passivated thin-film transistors (TFTs) exhibit reduced bias stress susceptance, with ΔVT only moderately affected by the positive gate-bias stress (PGBS). This suggests that fewer electrons are being trapped at the interface between the dielectric/semiconductor. Conventional bias stress testing methods for TFTs are time-consuming and depend on air-stable devices. To address this, we introduce a 'voltage step-stress' (VSS) approach. This method offers an accelerated way to conduct bias stress measurements without compromising test accuracy, reducing testing time by 8 hours (a 45% relative reduction).-
Descrição: dc.descriptionEngineering and Physical Sciences Research Council-
Descrição: dc.descriptionUniversity of Glasgow James Watt School of Engineering-
Descrição: dc.descriptionBangor University School of Computer Science and Electronic Engineering-
Descrição: dc.descriptionInstitute of Geosciences and Exact Sciences São Paulo State University (UNESP)-
Descrição: dc.descriptionSão Paulo State University (UNESP) School of Science-
Descrição: dc.descriptionCentral South University of Forestry and Technology Bangor College-
Descrição: dc.descriptionSão Paulo State University (UNESP) School of Technology and Sciences-
Descrição: dc.descriptionShandon Diagnostics Ltd-
Descrição: dc.descriptionInstitute of Geosciences and Exact Sciences São Paulo State University (UNESP)-
Descrição: dc.descriptionSão Paulo State University (UNESP) School of Science-
Descrição: dc.descriptionSão Paulo State University (UNESP) School of Technology and Sciences-
Descrição: dc.descriptionEngineering and Physical Sciences Research Council: EP/W019248/1-
Formato: dc.format6756-6763-
Idioma: dc.languageen-
Relação: dc.relationIEEE Transactions on Electron Devices-
???dc.source???: dc.sourceScopus-
Palavras-chave: dc.subjectBias stress-
Palavras-chave: dc.subjectCYTOP-
Palavras-chave: dc.subjectindium-gallium-zinc-oxide (IGZO)-
Palavras-chave: dc.subjectpassivation-
Palavras-chave: dc.subjectthin-film transistors (TFTs)-
Palavras-chave: dc.subjectvoltage step stress (VSS)-
Título: dc.titleBias and Temperature Stress Effects in IGZO TFTs and the Application of Step-Stress Testing to Increase Reliability Test Throughput-
Tipo de arquivo: dc.typelivro digital-
Aparece nas coleções:Repositório Institucional - Unesp

Não existem arquivos associados a este item.